No video

The Future of Chip Memory. The End of the SRAM Era

Check out New ASUS Vivobook S 15: asus.click/vbs_anastasi
#ASUSCopilotPlusPC #ASUS #Vivobook #Microsoft
Modern CPUs, GPUs and SoCs have a major problem. SRAM memory scaling is dead. In this video I discuss new disruptive memory technology that may solve this problem.
Timestamps:
00:00 - Major Problem with Modern Chips
09:00 - Possible Solution
11:24 - New Memory Technology Explained
LinkedIn ➜ / anastasiintech
Support me at Patreon ➜ / anastasiintech
Sign up for my Deep In Tech Newsletter for free! ➜ anastasiintech.substack.com
Website: anastasiintech.com

Пікірлер: 579

  • @AnastasiInTech
    @AnastasiInTechАй бұрын

    Check out New ASUS Vivobook S 15: asus.click/vbs_anastasi

  • @luckspell

    @luckspell

    Ай бұрын

    Please explain why we don't have quantum computers with Ning Li's room temperature superconductor?

  • @YodaWhat

    @YodaWhat

    Ай бұрын

    @Anastasi In Tech - What about using i-squared-l logic and/or vacuum channel FETs, possibly on chiplets? I2L seemed very promising when first introduced, but it's power consumption was high since transistors were all large at that time. As a bipolar technology it will not suffer from gate leakage problems. Are there any other reasons why it might not work? As for "vacuum" channel FETs, they are 10 times faster or more, partly because they use free electrons. They also benefit from nanoscale features, are extremely radiation resistant, and they can operate comfortably at temperatures up to hundreds of degrees Celsius. Also they don't actually require vacuum when built at small nanoscales.

  • @fluiditynz

    @fluiditynz

    Ай бұрын

    @@YodaWhat This is about Anastasi's Asus Vivobook commercial she boldly snuck into her main content?

  • @YodaWhat

    @YodaWhat

    Ай бұрын

    @@fluiditynz - I left my comments and questioon here because it is the most likely place for her to see it. Nothing to do with the laptop she's promoting.

  • @hdcomputerkeith

    @hdcomputerkeith

    Ай бұрын

    xoxooxoxoxooxox

  • @StephenBoothUK
    @StephenBoothUKАй бұрын

    When I first started programming, and RAM was off chip and typically a few KB, we'd spend a lot of dev time working out how to do as much as possible in as little RAM as possible and as few clock cycles as possible. These days the demands to cut development time and get new features out, more driven by senior management and Product Owners than by real customer demand, seems to have ditched those ideas. If it's too slow the customer is expected to just buy a higher spec machine and new developers are taught ways to shorten development time but not execution time. I think that this is a false economy. About 10 years ago I was able to shorten a big data-processing job from 3 days to under 20 minutes, on the same hardware, by applying the techniques I'd learned back in the 1980s to key functions. It took me 5 days, but when this is something that has to be run every week the saving soon stacks up

  • @crazyedo9979

    @crazyedo9979

    29 күн бұрын

    You are absolutely right. Once I participated in a service job to get a power station running. The problem was to bring the gas engines up and running as fast as possible. After a few days the programmer had been flown in and looked for alternative assembler commands to save a clock cycle here and a clock cycle there.😁

  • @NullHand

    @NullHand

    29 күн бұрын

    Wirth's Corollary to Moore's Law: Any improvement in Hardware performance will be negated by code bloat at an equivalent rate. Kinda like traffic in London.

  • @gorilladisco9108

    @gorilladisco9108

    28 күн бұрын

    It's not a false economy, just a different emphasize due to the change in price structure. In the old days, memory were expensive, so we tried to economize its use. Today's memory are so cheap, that software developing time has become the most expensive part of a system.

  • @StephenBoothUK

    @StephenBoothUK

    28 күн бұрын

    @@gorilladisco9108 the cost of memory is largely immaterial. It’s the cost of execution time. Say you’ve got a transaction that currently takes 10 minutes to complete but if the code was optimised would take 7 minutes. To optimise the code would take the developer an extra 5 days effort and the developer earns £30 an hour (that’s the mid-point for a developer where I work), so that’s about £1100 wage cost but once it’s done that cost is done. Once rolled out the application is used by 200 people paid £16 an hour (I have some specific applications we use in mind here). Saving 3 minutes per transaction means either those same staff can process 30% more transactions or we can lose 60 staff at a saving of just over £7000 a day. That extra development time would repay in a little over an hour on the first day and after that would be pure cost saving.

  • @mititeimaricei

    @mititeimaricei

    27 күн бұрын

    NO COPILOT! NO RECALL! This future is PRISONPLANET!

  • @AdvantestInc
    @AdvantestIncАй бұрын

    You really have a knack for making complex topics engaging and easy to follow for everyone! Breaking down the challenges of SRAM and introducing phase change memory in such a clear manner is no small feat. Excited for more content like this!

  • @soufianebellahbib7808

    @soufianebellahbib7808

    Ай бұрын

    👍🏽💚🌴☀️🌏

  • @KGopidas

    @KGopidas

    Ай бұрын

    Has datsbus ended?

  • @soufianebellahbib7808

    @soufianebellahbib7808

    27 күн бұрын

    @@Raphy_Afk 😂😅no..my English is bad🐪☀️

  • @soufianebellahbib7808

    @soufianebellahbib7808

    25 күн бұрын

    @Magastz love💚and peace 🌏

  • @AnthraxVX

    @AnthraxVX

    18 күн бұрын

    Not bad on the eyes either

  • @Sergei_Goncharov
    @Sergei_Goncharov29 күн бұрын

    The point "good endurance 2*10^8 cycles" prohibits its use for cache memory. But it's really a viable and competitive option as a replacement for Flash memory!

  • @ego.sum.radius
    @ego.sum.radiusАй бұрын

    Science communicators who actually are professionals in their field are allways welcome. Thank you Anastasi

  • @nicholasfigueiredo3171

    @nicholasfigueiredo3171

    Ай бұрын

    I didn't even know she was from the field, I thought she was just smart. But I guess that makes sense

  • @IragmanI
    @IragmanIАй бұрын

    I'd be curious about the thermodynamic side effects of phase change memory during transitions as the crystallisation would release heat while amorphization would be cooling

  • @simonescuderi5977
    @simonescuderi5977Ай бұрын

    The problem with chiplet design is heat management. Since every layer is active, it burns energy and produces heat, and this isn't good. A secondary problem is the bus interconnect because stacking requires shared lanes, so memory layers are in parallel, making the bus interconnect a bottleneck. Last but not least is signal strength and propagation time: stacking layers requires precise alignment and add electron jumping around, so there's a potential limiting factor in electron propagation, noise and eventual errors. This isn't much of a problem if the system is built around it, but it still is a limiting factor. There are solutions: since there's one master and multiple slaves there's no risk of collisions and so you can make a lot of assumptions on the drawing board... but busses are going to become wider and more complex, and that will add latency where you don't want it. My 2 cents.

  • @gorilladisco9108

    @gorilladisco9108

    28 күн бұрын

    - I wonder if they run veins of metal in between the layers to send the heat to radiator. - They put L3 cache on the second layer, which by virtue is quite removed from the logic circuits.

  • @pentachronic

    @pentachronic

    25 күн бұрын

    Heat, latency, voltage regulation, signal integrity, etc…. Stacked dies has never been simple which is why there aren’t many of them.

  • @timothym.3880
    @timothym.388029 күн бұрын

    So, the two biggest old school technologies that are slowing progress seems to be memory and batteries.

  • @prophetzarquon1922

    @prophetzarquon1922

    8 күн бұрын

    Yup! Also, a shortage of railways.

  • @rchin75
    @rchin75Ай бұрын

    Thanks. Amazing video. It's kind of interesting how it always comes down to the same principles. First shrinking the size in 2D, then layering stuff, and eventually going into the 3rd dimension. And when that reaches its limits, then change the packaging and invent some hybrid setup. Next, change the materials and go nano or use light etc. instead. Even the success criteria are usually similar: energy consumption, speed or latency, size and area, cost of production, reliability and defect rate, and the integration with the existing ecosystem.

  • @erroroftheworld6927

    @erroroftheworld6927

    Ай бұрын

    А потом ещё уйти в 4 измерение:D

  • @tappyuser
    @tappyuserАй бұрын

    Been waiting for your vid.... Love the content

  • @bobclarke5913
    @bobclarke5913Ай бұрын

    You explain things so well, thanks for a well thought out presentation

  • @cpuuk
    @cpuuk29 күн бұрын

    The words "dynamic" and "static" are a reference to the powering method between state changes. You kind of hinted at this with the TTL logic diagram, but didn't expand. Static is faster because it doesn't have to wait for the re-fresh cycles before it can change state. Static also runs hotter and consumes more power- there are no free lunches ;-)

  • @simontillson482

    @simontillson482

    26 күн бұрын

    Not exactly. DRAM consumes power all the time, because it needs constant refresh to preserve contents. SRAM only consumes power during state change. Both consume some leakage current though, and with that, SRAM consumes more due to having more transistors per bit cell. DRAM also consumes considerable current to change state, because of its larger gate capacitance. Overall, DRAM tends to consume more power per bit but costs less and is more compact, which is why we use it for main memory and reserve SRAM for cache and internal registers.

  • @vicaya
    @vicayaАй бұрын

    It's quite bizarre that you thought the PCM memory is a future replacement of SRAM, as the it has a switching speed of 40ns (on par with DRAM), according to the paper you cited. This is an order of magnitude slower than SRAM. The current only viable option to replace SRAM is SOT-MRAM, which TSMC is working on. Go research SOT-MRAM😁

  • @kazedcat

    @kazedcat

    Ай бұрын

    It is good enough for cache application but very bad for register memory.

  • @jim-co-llier

    @jim-co-llier

    28 күн бұрын

    It also involves a physical change to the medium, which means wear and limited number of writes. I believe a similar principle has been around since at least the 90s. I used to have a CD-R/W type device that used a laser to heat up spots of a special metallic medium, changing it from smooth to amorphous. Could be rewritten some number of times. I will say though, your point is probably good and valid, but could have been made more constructively.

  • @cj09beira

    @cj09beira

    26 күн бұрын

    @@kazedcat its not good enough for cache, modern caches are at most in the low dozen of ns, 40ns is DRAM levels of latency

  • @simontillson482

    @simontillson482

    26 күн бұрын

    This is true. PCM is totally useless as SRAM replacement and doesn’t have sufficient speed or rewrite resilience. Honestly, she really failed to understand its use case. It’s a great alternative to floating-gate FLASH memory, not SRAM!

  • @stavrozbach3992

    @stavrozbach3992

    22 күн бұрын

    what about 4ds memory? 4.7 nanosecond write speeds

  • @rafaelgonzalez4175
    @rafaelgonzalez4175Ай бұрын

    My memory is so fragmented I can't tell which particle remembered me.

  • @ALTERRAa8

    @ALTERRAa8

    Ай бұрын

    😂😂😂

  • @rafaelgonzalez4175

    @rafaelgonzalez4175

    Ай бұрын

    @@ALTERRAa8 Alterra, also included in a game I enjoyed for a very long time. SubNautica. Thanks for the extra smiles. On my face that is.

  • @taurniloronar1516

    @taurniloronar1516

    Ай бұрын

    My memory is fine. Only problem is having the parity bit in a Schrödinger box.

  • @rafaelgonzalez4175

    @rafaelgonzalez4175

    29 күн бұрын

    @taurniloronar1516 damned light. Kick the box and listen for giggles. Good one.

  • @PeterBergstrom-vv2sl
    @PeterBergstrom-vv2slАй бұрын

    Very interesting. Thanks for sharing your expertise. There is always something interesting in your videos. At least in the three or four i have seen so far.😊

  • @garycard1826
    @garycard1826Ай бұрын

    Very comprehensive and interesting video. Thanks Anastasi! 👍

  • @garlandgarrett6332
    @garlandgarrett6332Ай бұрын

    Very interesting, I like the way you present info clearly and concisely

  • @donaldpmurt2446
    @donaldpmurt2446Ай бұрын

    Thank you Anastasi - great presentation!

  • @johnhughes5430
    @johnhughes5430Ай бұрын

    Thank you for your presentation. I found it fascinating. The phase change memory, amorphous crystal back to uniform array crystal seems like the mental models used to explain demagnetization around the currie point.

  • @caltron919
    @caltron919Ай бұрын

    I worked on micron/intels PCM, optane, for a few years. While we were making peogress on some of the problems you mentioned, the venture ultimately failed due to the economics of producing the chips as well as a lack of customers. Would be cool to see it make a comeback in the future

  • @thom1218

    @thom1218

    Ай бұрын

    I am shocked she failed to mention optane as well - "new technology" lol.

  • @cj09beira

    @cj09beira

    26 күн бұрын

    had they holded on till CXL was here imo it could have taken off, it had great promise it was just in the wrong interfaces

  • @complexity5545

    @complexity5545

    18 күн бұрын

    I thank you for your service. When intel announced that they were ending optane, I bought 6 of those PCIE drives; I caught a fire sale. Those drives are the fastest drives I have for doing some disk intensive Studio work. I wish they could've gotten the price down around $100-$200 dollars for the good stuff. I actually got 6 optanes for $45 a piece. I lucked up and bought a box.

  • @SalahddineABERKAN
    @SalahddineABERKANАй бұрын

    I Love the joke about Nvidea Cash 😂

  • @DCGreenZone
    @DCGreenZoneАй бұрын

    Linked to my substack, title, "The very definition of brilliant" That meams you Anastasi. 😊

  • @petenielsen6683
    @petenielsen668328 күн бұрын

    I am probably close to double your age. When I say I forget a memory joke I am not kidding!

  • @scottwatschke4192
    @scottwatschke4192Ай бұрын

    That was a great video very informative. You're right, it is an exciting time to be alive with all the evolving technology.

  • @danleclaire8110
    @danleclaire8110Ай бұрын

    I greatly admire the passion you infuse into your presentations. Your work is outstanding, please continue this excellent effort. Thank you!

  • @rsmrsm2000
    @rsmrsm200029 күн бұрын

    Amazing! This girl researched exactly what I wanted to know. Thanks.

  • @springwoodcottage4248
    @springwoodcottage4248Ай бұрын

    Interesting idea, but very speculative and in need of a demonstration at scale to assess its practicality. Moreover, although a 23% decrease in area is good for an existing bottle neck, it is not revolutionary, that would need a factor of at least 10. At the current estimated level of improvement it becomes a commercial decision on whether this improvement has a fast enough pay back to justify the r&d costs to make it practical. Is anyone making the investment to commercialize this discovery? Thank you for sharing!

  • @Aim54Delta

    @Aim54Delta

    Ай бұрын

    Not really, the silicon lattice constant is only 0.7 nanometers. We can't scale in silicon below that. Germanium has a lattice constant of about 0.5. While process nodes and technology are mostly marketing terms and there is room for improvement beyond "1 nanometer process" - we are about at the end of what we can achieve with existing semiconductor paradigms. It will be almost all architecture and material sciences by 2030. We can't get much smaller. A 20% improvement over SRAM is disruptive even if it doesn't scale any smaller. SRAM is unable to be scaled any smaller due to the physics underwriting operation. We only have a few more die shrinks left before we are up against the size of the atom. ... Again, sort of ... A 1 nanometer node doesn't necessarily mean that you can make a grid of 1 nanometer square pads separated by 1 nanometer troughs on all sides, or vice-versa. But as I mentioned, the lattice constant of silicon is 0.7 nanometers, their latest process node is 1.4 nanometers. You can't really cleave off half a crystalline arrangement without having weird things happen, the next die shrink, if it is possible, would come at 0.7 nanometers. We would be, assuming we can make the grid arrangement described, making the smallest transistors possible with silicon, using existing paradigms.... And whatever paradigm comes next would need to use atoms much more efficiently - or some other concepts entirely - to function. On the plus side, it means that in about another 10 years, we might see computers built with the idea they could last decades in their application.

  • @springwoodcottage4248

    @springwoodcottage4248

    Ай бұрын

    @@Aim54Delta Great points! Thank you for expanding on the technological limits of the underlying physics not covered in the video. Given these fundamental limits to silicon, research efforts will move to entirely different concepts that may or may not work. Perhaps we will not see much further progress ending the decades long run of ever increasing chip performance or something new will make current silicon architectures obsolete. Fascinating field with huge commercial risk/rewards for company boards to ponder. Thank you for your comments.

  • @GeoffryGifari
    @GeoffryGifariАй бұрын

    So each of the 2 phases of the PCM has a different resistance, so the computer can tell 1 from 0? Can PCM memory be integrated in the same chip as the processor core? Seems like it requires a unique material to be added on a chip

  • @TimothyDanielson
    @TimothyDanielsonАй бұрын

    Well said. Excellent video Anastasi!

  • @cyberkiller83
    @cyberkiller8327 күн бұрын

    That memory joke at 2:32 hahahahahaha, it wasn't just a memory, but a recursivity joke hahahahahaha

  • @simphiwehlela5399
    @simphiwehlela5399Ай бұрын

    Great information 😊

  • @marcleblanc2026
    @marcleblanc202629 күн бұрын

    This helps me immensely with my DD into the tech & companies involved in the memory sector, Thank you very much Anastasi!

  • @dxd42
    @dxd42Ай бұрын

    Very well explained. Thanks We need more Journalism with clarity to present for the public the real challenges and advancements of Technology.

  • @theminer49erz
    @theminer49erzАй бұрын

    I remember hearing about the SRAM scalling issue some time before the Zen4 release, but then haven't heard anything even though I kept hearing about shinking nodes. Been curious what was coming of that. I was thinking that since it's not benefiting from the scaling, if it may have been counterproductive regarding degradation etc. I wonder if that is what is happening with the Intel 13 and 14K skus? I guess we will find out soon enough. Thanks for the update, I'm glad they are on top of it!

  • @bunkynpaws7369
    @bunkynpaws7369Ай бұрын

    Nice idea. Very similar to Nantero NRAM that also uses Van der Walls effect to provide resistive cells using carbon nanotubes for SSD/DRAM universal memory. I've been waiting for NRAM for 20 years, and it is only now beginning to make it's way into the data centre. Let's hope that this technology takes less time to mature.

  • @jamesjohn2537
    @jamesjohn2537Ай бұрын

    thank dear, its informative

  • @Progameroms
    @ProgameromsАй бұрын

    loved that memory zinger, ur so awesome!

  • @MrFoxRobert
    @MrFoxRobertАй бұрын

    Thank you!

  • @solidreactor
    @solidreactorАй бұрын

    I believe that down the line we would need to use another processor architecture than the Von Neumann one that we use today (i.e. having logic and memory separated), an architecture that instead has an "on memory compute" design, or perhaps a mix of them. In the end the speed of light makes it hard to compute over longer distances (i.e. CM or even MM) specially when the frequency goes up and the data becomes even larger.

  • @DFPercush

    @DFPercush

    Ай бұрын

    So basically smart RAM chips with shaders?

  • @Brodda-Syd
    @Brodda-SydАй бұрын

    "And here I wanted to make a memory joke, but I don't remember which one"😂

  • @jeffbguarino

    @jeffbguarino

    6 күн бұрын

    I bought a book on how to improve my memory. But I forgot where I put it.

  • @cemery50
    @cemery50Ай бұрын

    One of the chief benefits I can see in going to optical computing is the ability to have associative addressing through polarization and muliple concurrent optical reading/writing heads for raid like processing.

  • @Sven_Dongle
    @Sven_DongleАй бұрын

    I invented stacking when I was 3.

  • @grndzro777

    @grndzro777

    Ай бұрын

    Astro blocks.

  • @snakezdewiggle6084

    @snakezdewiggle6084

    Ай бұрын

    @Sven_Dongle Was that you!? I though it was David! Good job 👍😉😆 I enjoy your work.

  • @fachryaruwija9777

    @fachryaruwija9777

    Ай бұрын

    Yups.. but it keeps bulking

  • @robertsmith2956

    @robertsmith2956

    29 күн бұрын

    Not bad. My kid at 2 would stack boxes to make a stair to get over the gate. Necessity is the mother of inventions.

  • @multivariateperspective5137

    @multivariateperspective5137

    28 күн бұрын

    Oh hey Al gore… when did u change your name? Lol

  • @MoiraWillenov
    @MoiraWillenov12 күн бұрын

    Subscribed... Always interested in intelligent people. You understand what you are saying and are not just spewing words. Fascinating.

  • @apefu
    @apefu29 күн бұрын

    Is there any risc of read deterioration with phase change memory? Or is the change very voltage specific?

  • @BartvandenDonk
    @BartvandenDonkАй бұрын

    This does remember me of a mechanical (robot related) movement solution. They used the same idea in a mechanical way. It works like muscle cells.

  • @i2c_jason
    @i2c_jasonАй бұрын

    My concern with the phase change memory is just the lifetime and reliability. Do the cells grow oxides or change chemistry over time? Can they be ruined by ripple or electrical noise at scale that hasn't been discovered yet? Etc. Love your videos!

  • @costrio
    @costrioАй бұрын

    What about keeping the heat down. Sure lower power required in some case but stacking should also increase the requirement for improved cooling perhaps?

  • @user-ke9qd9el2k
    @user-ke9qd9el2kАй бұрын

    Is it correct that we can build a skyscraper of cache? and what about the heating issue?

  • @ozzymandius666
    @ozzymandius666Ай бұрын

    I appreciate you giving us glimpses into the future of chip design. I think that soon enough, AI will start to play a role in new designs. Thanks!

  • @jaimeduncan6167
    @jaimeduncan6167Ай бұрын

    As always fantastic work. I am not so enthusiastic right now with the new technology an endurance of 2E8 is amazing for something like storage, but the computer will go over that in no time for the cache. Even a microprocessor that is not super scalar and runs on the ghz range will be accessing memory in the other of 10^9 per second. Clearly, that access is per cell, and not for the full memory but they need to improve that number a lot.

  • @Ottomanmint
    @Ottomanmint28 күн бұрын

    Thank you for sharing this new & exciting development 😊

  • @supremepartydude
    @supremepartydude28 күн бұрын

    Great stuff. As someone who built their own desktops through computer conventions in the 90s I appreciate you bringing me up to date on where we stand now in personal computer development😊

  • @anirudhapandey1234
    @anirudhapandey123422 күн бұрын

    Thanks for the updates, really informative... I was working on OTP memory designs and this new time of glass memory is looking similar to the concept of OTP memory, may be we can see this kind of evolution in OTP memories side also.

  • @robertmiller1638
    @robertmiller1638Ай бұрын

    Great video. Loved your humor and I learned so much. Thank you!

  • @filker0
    @filker0Ай бұрын

    I worry about using non-volatile memory for primary or cache memory because of the security aspect. If the information remains after power is interrupted, quite a few "secrets" will be in clear text, and the determined and well equipped "bad actor" will be able to extract surprising amounts of information from a system. My industry has to issue letters of volatility with everything we produce, and for anything with NVM, the sanitization procedure usually involves removing the part with non-volatile storage and destroying it. The only exception is when it can be proven that the hardware is incapable of writing to that NVM from any component present on the assembly, even if malicious or maintenance software is loaded onto the device. This phase change memory built in the same package as the CPU logic could not be provably zeroized without some sort of non-bypassible hold up power, and that would increase the cost and size of the chip package. I think this is very promising for secondary addressable storage, but I don't see it replacing main memory in most applications.

  • @samuelmoore7768
    @samuelmoore7768Ай бұрын

    Is the new phase change memory you described the GST467 superlattice? Very nicely explained set up for the fact that cache is not scaling, btw.

  • @betanapallisandeepra
    @betanapallisandeepra29 күн бұрын

    Awesome explanation…. Thanks 😊

  • @igoromelchenko3482
    @igoromelchenko3482Ай бұрын

    An intrigue... But I haven't understood completely, have they decided to change tech for L1 and L2 or left it for later?

  • @ilkoderez601
    @ilkoderez601Ай бұрын

    Love the channel!

  • @pentachronic
    @pentachronic25 күн бұрын

    OK I’m calling this out as not feasible in lots of cases. The issue is that SRAM needs to be tightly coupled into an architecture to get the performance benefit. However if a bond-out pad is required (eg chiplet etc) via Bunch Of Wires interface then there will be a delay penalty due to capacitance and transmission line issues. This means added latency and a performance hit. Might be useful for L2 cache but anything local it is of no use. SRAM at the local level is still the best solution.

  • @BilichaGhebremuse
    @BilichaGhebremuseАй бұрын

    Great explanation

  • @blkcrow
    @blkcrow18 күн бұрын

    Well done excellent video and very informative 👍

  • @DrinkingStar
    @DrinkingStarАй бұрын

    Although I do not comprehend all the things you mentioned, what I do understand I find very fascinating. Yours and videos of others help me to decide on what companies and technologies in which to invest (= gambling) at the Wall Street Casino. Investing in stock is like playing Black Jack. The more you know such as via "card counting", the better your chances of winning. For me, your advice is akin to card counting when it comes to gambling on stock purchases. Thanks for your insight in this realm. BTW, my 1st computer was an Atari 800XL which I purchased in 1985. I also wrote code in Atari Basic and in HiSoft Basic. Ten years later, I used the program I wrote to analyze the data for my Master's degree in Human Nutrition. With the Windows computers, writing code now has become too complicated for me, so I have given up on that endeavor.

  • @Dr.Juergens
    @Dr.Juergens17 күн бұрын

    3 nm and so on is a marketing term that has no relation to any dimension of the transistors anymore. The true gate width until now is 14 nm due to asml's lithography machines limitation. The next step for the next decade is going down to 8nm (about 80 atoms wide).

  • @cthulholmhastur5317
    @cthulholmhastur531727 күн бұрын

    You are brilliant! Great content. Thanks for this. ;)

  • @scollins4436
    @scollins443626 күн бұрын

    Nicely done.

  • @jaymehta0098
    @jaymehta009828 күн бұрын

    hi Anastasi, there is new design of chip, how can it can be conveyed for your inputs. This is for imaging.

  • @dion6146
    @dion614612 күн бұрын

    It has been discussed for decades that close stacking of chips has advantages of speed and size. The issue is heat generation, thus trying to reduce the total charge (electron count per bit). New memory technology is required with far smaller charge transfered per operation.

  • @gljames24
    @gljames24Ай бұрын

    It should be mentioned that process node sizes like N3 or N5 nodes are density measurements and not actually a transistor size. Intel 10nm was equivalent to TSMC 7nm as they average over different area sizes and utilize different shapes and can't be compared directly or even with the size of a silicon atom which is only 0.1 nm in "size".

  • @clauzone03
    @clauzone03Ай бұрын

    Loved the graph you put together with the memory pyramid (access time vs where is used, with volatility information)!! P.S. Your accent also becomes more and more easy to understand!

  • @patriceesela5000
    @patriceesela500015 күн бұрын

    Excellent analysis 👏🏾 👍🏾 👌🏾

  • @ricardosantana5424
    @ricardosantana542427 күн бұрын

    What are the implications of photonics integration in memory?

  • @kotztotz3530
    @kotztotz3530Ай бұрын

    I'd love to see a AIT and High Yield collab someday :D

  • @fhajji
    @fhajjiАй бұрын

    Non-volatile and low-latency at the same time, coupled with scalability and hopefully cost-effectiveness in manufacturing, would be a huge technological leap. Thank you for the information.

  • @iggyboo
    @iggyboo26 күн бұрын

    PCM is great and all but how about the longevity and wear of it? Will it degrade with time or use?

  • @systemBuilder
    @systemBuilderАй бұрын

    What about using a shift register and a counter to still allow random access readout?

  • @panzerofthelake4460
    @panzerofthelake4460Ай бұрын

    Skeleton meme hahaha

  • @TheBann90
    @TheBann9026 күн бұрын

    Your channel has really improved over the 2 or so years Ive followed you. Im impressed!

  • @AnastasiInTech

    @AnastasiInTech

    26 күн бұрын

    Thank you for being here

  • @Etheoma
    @Etheoma27 күн бұрын

    Is it possible to make a specialized process that is focused on SRAM, because there is the option of doing 2.5D or fanout interconnect so you can specialize the process to optimize the scaling of SRAM. I had only gotten half way through the video, but yeh you can do it that way to, but as far as I was aware 3D stacking in pretty expensive no?

  • @cj09beira

    @cj09beira

    26 күн бұрын

    sram is only of the most investigated structures, they are already using all the tricks they can to shrink it.

  • @christopherdecorte1599
    @christopherdecorte159928 күн бұрын

    I love the way you explain the topic it gets me thinking even though I have no idea. Like possibly folding the memory and interconnecting them to form cubes cause I always see dies represented in 2d. Like I said, not my field.

  • @GaryBeilby
    @GaryBeilby28 күн бұрын

    In addition to learning heaps about memory, I really enjoyed hearing you say SRAM lots.

  • @Rkcuddles
    @Rkcuddles19 күн бұрын

    Haha love how much joy enjoyed your own memory joke

  • @bhuvaneshs.k638
    @bhuvaneshs.k638Ай бұрын

    Another banger video. Do you have discord channel to reach out to?

  • @devilsolution9781

    @devilsolution9781

    Ай бұрын

    telegram probably if shes russian

  • @mititeimaricei

    @mititeimaricei

    27 күн бұрын

    NO COPILOT! NO RECALL! This future is PRISONPLANET! NO WORK NON-STOP!

  • @nvbnvb2240
    @nvbnvb2240Ай бұрын

    problem with going up is you bring cooling further from the heat source no?

  • @JosefAdam.w2
    @JosefAdam.w216 күн бұрын

    hi, do you know of software or website that gives all the the discovered stars' and planets' and galaxies' positions and types , in a 3d simulation , so that we can study astrophysics and test different physics in this simulation , even just rough and not very precise model of the known and observed universe, thanks in advance.

  • @hhf39p
    @hhf39p18 күн бұрын

    Paul Schnitzlein taught me how to design static RAM cells. This video speaks to me. Yes the set/clear, and sense amps are all in balance. It is an analogish type circuit that can burn a lot of power when being read.

  • @thom1218
    @thom1218Ай бұрын

    @Anastasi - you might want to re-post this video taking Intel Optane memory into account. It's a non-volatile PCM memory that's been out for years, and even used as DRAM. As another comment mentioned, it failed due to the expensive manufacturing of the chips and the market simply wasn't there mostly due to fierce competition from flash memory.

  • @cj09beira

    @cj09beira

    26 күн бұрын

    optane's real problem was it being place in 2 places where it didn't belong, one was a flash competitor which placed it in a much too slow interface, another was in DIMM competing with much faster Dram chips, if we make a dedicated space for it optane could really bring some benefit but we need to do it the right way.

  • @2011Matz
    @2011MatzАй бұрын

    Didn't the cache start out as seperate in early computers?

  • @sjblackwell
    @sjblackwellАй бұрын

    How will they handle the extra heat?

  • @hovant6666
    @hovant666629 күн бұрын

    Cooling the buried cores may present a problem in the future

  • @piginus2
    @piginus2Ай бұрын

    damn.. really wanted to hear that memory joke

  • @marsthunder
    @marsthunderАй бұрын

    Stacking silicon...who woulda thought ...now it makes perfect sense for chip real estate. Thank you for your brilliant assessment of the latest chip technology. You have expanded my knowledge regularly.

  • @user-di4bt7qu2i
    @user-di4bt7qu2i27 күн бұрын

    This is an excellent explanation of the current state of IC memory. Thanks.

  • @darkflip
    @darkflipАй бұрын

    So fancy! I think I want that laptop

  • @rogerthomas7040
    @rogerthomas7040Ай бұрын

    This is not a solution to the SRAM problem, even the authors of the paper state "his work provides key materials and engineering insights towards the design and optimization of energy-efficient PCM, and could inspire the industry-scale adoption of nanoscale superlattice phase-change materials for low-power and high-density storage." The report states that they have a nice cell size of 45 nm, but a switching time of 40ns and endurance of 2 x 10^8 cycles (SRAM is around 10^15). So this is a possible replacement for Flash memory not SRAM. As a side note, the use of any heat based phase change storage solution on or near the CPU die would result in some very interesting performance issues as the heat output of the CPU would be impacted by the number of true values held within the cache storage and the frequency the cache is rewritten.

  • @asm_nop
    @asm_nop29 күн бұрын

    This sort of tech is very interesting, because depending on how it advances, it stands to change the computing landscape in one or more different ways. If Phase-Change Memory is fast enough and gets good enough density, it can replace SRAM in L3 cache. If the speed cannot get high enough, it could still find use as an L4 cache or a replacement for DRAM. If all else fails, I bet it could give Flash storage a run for its money.

  • @Noam_Kinrot
    @Noam_Kinrot25 күн бұрын

    Thank you for this video. It's great. My two issues: (1) heat dissipation, is not addressed (over cycles there is growth of H.A.Z.), (2) One thing I heard about and remember vaguely, was an attempt at self healing logics (rather, materials + control circuitry), which is aimed at reducing the need for redundancy, in elements at the core of the chip (hottest and fastest environment), and attempts to also better the chip lifetime (cycles 'til dead). -I would be grateful if you could address both.

  • @MagusArtStudios
    @MagusArtStudiosАй бұрын

    Amazing content! Very interesting and intriguing as always. I was surprised to see how small the logic section of the chip was relative to the sram, it makes sense that it's stuck at 3nm because of the structure is 3 transistors wide.

  • @iloveblender8999
    @iloveblender899927 күн бұрын

    So chips become more 3D and new types of ram will be used?

  • @koenraad4618
    @koenraad4618Ай бұрын

    How much energy is spend on a transatlantic flight per person?